# Chapter 2 Instruction Set

Dr. Md Abu Sayeed EET 340

# Operands

Low level language (Assembly Language): An operand is a value (an argument) on which the instruction operates. The operand may be a processor register, a memory address, or a literal constant.

**High level language** (C/C++/Java): Operands are the constants or variables which the operators operate upon.

## **LEGv8 Registers**

| Name      | Register<br>number | Usage                                                                               |  |
|-----------|--------------------|-------------------------------------------------------------------------------------|--|
| X0-X7     | 0–7                | Arguments/Results                                                                   |  |
| Х8        | 8                  | Indirect result location register                                                   |  |
| X9-X15    | 9–15               | Temporaries                                                                         |  |
| X16 (IPO) | 16                 | May be used by linker as a scratch register; other times used as temporary register |  |
| X17 (IP1) | 17                 | May be used by linker as a scratch register; other times used as temporary register |  |
| X18       | 18                 | Platform register for platform independent code; otherwise a temporary register     |  |
| X19-X27   | 19–27              | Saved                                                                               |  |
| X28 (SP)  | 28                 | Stack Pointer                                                                       |  |
| X29 (FP)  | 29                 | Frame Pointer                                                                       |  |
| X30 (LR)  | 30                 | Link Register (return address)                                                      |  |
| XZR       | 31                 | The constant value 0                                                                |  |

## **Arithmetic Instructions**

#### ADD -

• The ADD instruction adds two operands and place the result on destination register. Both operands are register.



#### ADDI -

• The ADD instruction adds two operands and place the result on destination register. Operand 1 is a register, operand 2 is an immediate value.

Operand 1

#### SUB -

• The SUB instruction subtracts operand 2 from operand 1 and place the result on destination register. Both operands are register.

SUB X0, X1, X2 
$$//$$
 X0 = X1 - X2

## SUBI -

• The SUBI instruction subtracts operand 2 from operand 1 and place the result on destination register. Operand 1 is a register, operand 2 is an immediate value.

SUBI X0, X1, #4 
$$//$$
 X0 = X1 - 4

#### MOV -

• This instruction loads a 64-bit value into the destination register from another register.

MOV X1, X2 
$$//$$
 X1 = X2

#### MOVI -

• This instruction loads a 64-bit value into the destination register from an immediate value.

MOVI X1, #8 
$$//$$
 X1 = 8

## LSL – Logical shift left

- LSL instruction effectively multiply the contents of a register by 2<sup>i</sup>. For example, the below LSL shifts by 2, which multiply the contents of X2 by 2<sup>2</sup> or 4 and place the result on destination register X0.
- Each bit of the register is shifted left, the MSB is removed and empty bits are filled with zeros.

LSL X0, X2, #2 
$$//$$
 X0 = X2\*4

8

The content of X2 will be 8 (0X000000000000008 in hexadecimal)

## LSR – Logical shift Right

- LSR instruction effectively divide the contents of a register by 2<sup>i</sup>. For example, the below LSR shifts by 3, which divide the contents of X2 by 2<sup>3</sup> or 8 and place the result on destination register X0.
- Each bit of the register is shifted right, the LSB is removed and empty bits are filled with zeros.

LSR X0, X2, #3 
$$//$$
 X0 = X2/8

**Problem:** Assume that X2 = 24 ( 0X00000000000000018 in hexadecimal). What will be the value of X0 after running the following instruction: LSL X0, X2, #2

The content of X2 will be 3 (0X00000000000003 in hexadecimal)

## **Memory**

Memory



**Problem:** Assume that A is an array of 4 integer type elements (10, 20, 15, 8). Each element is 64 bit (doubleword). How does the array elements contained on the memory? The base address of the array A is 0X000000000000000.

#### **SOLUTION:**

int 
$$A = \{10, 20, 15, 8\};$$

$$A[0] = 10 = 0X0000000000000000$$

$$A[1] = 20 = 0X0000000000000014$$

$$A[2] = 15 = 0X0000000000000000$$



Address of A[3] = Base address + 3\*8 = 0X0000000000000018

•

•

•

Address of A[i] = Base address + i\*8

## Load/Store Instruction

- The ARM CPU allows direct access to all locations in the memory, but they are done with specific instructions. Since these instructions either load the register with data from memory or store the data in the register to the memory, the are called load/store instructions.
- LDUR instruction tells the CPU to load one doubleword (64-bit or 8 bytes) of data from a memory location. Since each memory location can hold only one byte (ARM is byte addressable CPU), and the CPU registers are 64-bit width, the LDUR will bring in 8 bytes of data from 8 consecutive memory locations.



## **Load Instruction**

## **LDUR X2, [X5, #0]**

- $\rightarrow$  Load X2 with the content of memory pointed by X5+0



## Compiling an assignment when an operand is on Memory

Convert the following C++ code to LEGv8 Assembly code. Assume A is an Array of 10 doublewords, variable g and h are associated with registers X20 and X21, and base address of the array A is in X22.

```
(1) g = h + A [1];
(2) g = h + A [8];
```

**SOLUTION:** 

```
1 * 8 

LDUR X9, [X22, #8] // X9 = A [1] 

ADD X20, X9, X21 // g = h + A [1] 

8 * 8 

LDUR X9, [X22, #64] // X9 = A [8] 

ADD X20, X9, X21 // g = h + A [8]
```

## Store Instruction

• The STUR instruction tells the CPU to store (copy) the contents of CPU register to a memory location pointed by destination register. Notice that the source register of STUR instruction is placed before the destination register. Since the CPU registers are 64 – bit (8 byte) wide, we need 8 consecutive memory locations to store the contents of the register.

• See the following instruction:

STUR X3, [X6, #0]

- $\rightarrow$  Store X3 into memory locations pointed to by X6 + 0.



## Compiling an assignment when an operand is on Memory

Convert the following C++ code to LEGv8 Assembly code. Assume A is an Array of 10 doublewords, variable h is associated with register X21, and base address of the array A is in X22.

$$A [2] = h + A [1];$$

#### **SOLUTION:**

```
LDUR X9, [X22, #8] // X9 = A [1]
ADD X9, X9, X21 // X9 = h + A [1]
STUR X9, [X22, #16] // A [2] = h + A [1]
```

Representing Instructions in the computer (Translating a LEGV8 assembly instruction into a Machine instruction)

## LEGV8 R-Format Instructions

| opcode  | Rm     | shamt  | Rn     | Rd     |
|---------|--------|--------|--------|--------|
| 11 bits | 5 bits | 6 bits | 5 bits | 5 bits |

#### Instruction fields

- opcode: operation code
- Rm: the second register source operand
- shamt: shift amount (00000 for now)
- Rn: the first register source operand
- Rd: the register destination

**Instruction Format:** The layout of an instruction is called the instruction format. LEGv8 instructions are 32 bit long. To distinguish it from assembly language, we call the numeric versions of instructions machine language and a sequence of such instructions are called machine code.

# LEGv8 Instruction Encoding

| Instruction          | Format | opcode              | Rm  | shamt | address  | op2  | Rn  | Rd   |
|----------------------|--------|---------------------|-----|-------|----------|------|-----|------|
| ADD (add)            | R      | 1112 <sub>ten</sub> | reg | 0     | n.a.     | n.a. | reg | reg  |
| SUB (subtract)       | R      | 1624 <sub>ten</sub> | reg | 0     | n.a.     | n.a. | reg | reg  |
| ADDI (add immediate) | I      | 580 <sub>ten</sub>  | reg | n.a.  | constant | n.a. | reg | n.a. |
| SUBI (sub immediate) | I      | 836 <sub>ten</sub>  | reg | n.a.  | constant | n.a. | reg | n.a. |
| LDUR (load word)     | D      | 1986 <sub>ten</sub> | reg | n.a.  | address  | 0    | reg | n.a. |
| STUR (store word)    | D      | 1984 <sub>ten</sub> | reg | n.a.  | address  | 0    | reg | n.a. |

# Translate the following LEGV8 assembly instruction into a machine instruction: ADD X9, X20, X21

#### **Instruction Format**

| opcode  | Rm     | shamt  | Rn     | Rd     |
|---------|--------|--------|--------|--------|
| 11 bits | 5 bits | 6 bits | 5 bits | 5 bits |

#### **Decimal Representation**

| 1112 | 21 | 0 | 20 | 9 |
|------|----|---|----|---|
|      |    |   |    |   |

#### **Binary Representation**

| 10001011000 | 10101  | 000000 | 10100  | 01001  |
|-------------|--------|--------|--------|--------|
| 11 bits     | 5 bits | 6 bits | 5 bits | 5 bits |

 $100010110001010100000001010001001_2 = 8B150289_{16}$ 

## LEGv8 D-Format Instructions

| opcode  | address | op2    | Rn     | Rt     |
|---------|---------|--------|--------|--------|
| 11 bits | 9 bits  | 2 bits | 5 bits | 5 bits |

### Load/store instructions

- Rn: base register
- address: constant offset from contents of base register (+/- 32 double words)
- Rt: destination (load) or source (store) register number
- Example of D-type instructions are:

LDUR X9, [X10, #8]

# Translate the following LEGV8 assembly instruction into a machine instruction: LDUR X9, [X10, #8]

**Instruction Format** 

| opcode  | address | op2    | Rn     | Rt     |
|---------|---------|--------|--------|--------|
| 11 bits | 9 bits  | 2 bits | 5 bits | 5 bits |

**Decimal Representation** 

| 1986 8 0 10 9 |
|---------------|
|---------------|

**Binary Representation** 

| 11111000010 | 000001000 | 00     | 01010  | 01001  |
|-------------|-----------|--------|--------|--------|
| 11 bits     | 9 bits    | 2 bits | 5 bits | 5 bits |

 $111111000010000001000000101001001_2 = F8408149_{16}$ 

## LEGv8 I-Format Instructions

| opcode  | immediate | Rn     | Rd     |
|---------|-----------|--------|--------|
| 10 bits | 12 bits   | 5 bits | 5 bits |

## Immediate instructions

- Rn: Source register

- Rd: destination register

– Example of immediate instructions are:

ADDI X9, X9, #1 SUBI X10, X7, #1

# Translate the following LEGV8 assembly instruction into a machine instruction: ADDI X9, X9, #1

**Instruction Format** 

| opcode  | immediate | Rn     | Rd     |
|---------|-----------|--------|--------|
| 10 bits | 12 bits   | 5 bits | 5 bits |

**Decimal Representation** 

| 580 1 9 | 9 |
|---------|---|
|---------|---|

**Binary Representation** 

| 1001000100 | 000000000001 | 01001  | 01001  |
|------------|--------------|--------|--------|
| 10 bits    | 12 bits      | 5 bits | 5 bits |

 $\mathbf{1001000100000000000000101001001}_2 = 91000529_{16}$ 

# **Logical Operations**

## **Shift Operations**

#### **Instruction Format**

| opcode  | Rm     | shamt  | Rn     | Rd     |
|---------|--------|--------|--------|--------|
| 11 bits | 5 bits | 6 bits | 5 bits | 5 bits |

#### Instruction fields

- opcode: operation code
- Rm: the second register source operand
- shamt: shift amount (How many position to shift)
- Rn: the first register source operand
- Rd: the register destination
- Example of shift instructions are:

LSL X11, X19, #4

# Translate the following LEGV8 assembly instruction into a machine instruction: LSL X11, X19, #4

#### **Instruction Format**

| opcode  | Rm     | shamt  | Rn     | Rd     |
|---------|--------|--------|--------|--------|
| 11 bits | 5 bits | 6 bits | 5 bits | 5 bits |

#### **Decimal Representation**

| 1691 | 0 | 4 | 19 | 11 |
|------|---|---|----|----|
|------|---|---|----|----|

#### **Binary Representation**



 $11010011011000000001001001101011_2 = D360126B_{16}$ 

# **AND Operations**

A logical bit-by-bit operation with two operands that calculates a lonly if there is a 1 in both operands.

## AND X9, X10, X11

# **OR** Operations

A logical bit-by-bit operation with two operands that calculates a lonly if there is a 1 in either operands.

## OR X9, X10, X11

# **EOR Operations**

A logical bit-by-bit operation with two operands that calculates the exclusive OR of the two operands. That is, it calculates a lonly if the values are different in the two operands.

## EOR X9, X10, X11

# **Branch Operations**

Branch to a labeled instruction if a condition is true – Otherwise, continue sequentially

## CBZ register, L1

- if (register == 0) branch to instruction labeled L1;
- Example: CBZ X9, Else

## CBNZ register, L1

- if (register != 0) branch to instruction labeled L1;
- Example: CBNZ X9, Else

### BL1

- branch unconditionally to instruction labeled L1;
- Example: B Exit

|            | Signed numbers |              | Unsigne     | d numbers    |
|------------|----------------|--------------|-------------|--------------|
| Comparison | Instruction    | CC Test      | Instruction | CC Test      |
| =          | B.EQ           | Z=1          | B.EQ        | Z=1          |
| <b>≠</b>   | B.NE           | Z=0          | B.NE        | Z=0          |
| <          | B.LT           | N!=V         | B.LO        | C=0          |
| ≤          | B.LE           | ~(Z=0 & N=V) | B.LS        | ~(Z=0 & C=1) |
| >          | B.GT           | (Z=0 & N=V)  | B.HI        | (Z=0 & C=1)  |
| ≥          | B.GE           | N=V          | B.HS        | C=1          |

# Assignment Statement

Convert the following C++ code to LEGv8 Assembly code. Assume the variables f, g, h, i, and j correspond to five registers X19, X20, X21, X22, and X23.

$$f = (g + h) - (i + j);$$

**SOLUTION:** 

```
ADD X9, X20, X21  // Register X9 contains g+h
ADD X10, X22, X23  // Register X10 contains i+j
SUB X19, X9, X10  // f gets X9 – X10, which is (g + h) - (i + j)
```

N.B: Variables have been replaced with register names plus two temporary register X9 and X10. The words to the right of the double slashes (//) on each line above are comments for the human reader, so the computer ignores them.

## If statement

Convert the following C++ code to LEGv8 Assembly code. Assume the variables a and b correspond to registers X22 and X23.

## If statement (Alternate way)

Convert the following C++ code to LEGv8 Assembly code. Assume the variables a and b correspond to registers X22 and X23.

```
if (a>b)
                            a=a+1;
 SOLUTION:
        CMP X22, X23
                                         // Use sub to make comparison
        B.GT L1
                                         // Conditional branch
        B Exit
L1:
        ADDI X22, X22, #1
                                         // a++
Exit:
```

## if-else Statement

Convert the following C++ code to LEGv8 Assembly code. Assume the variables f, g, h, i, and j correspond to five registers X19, X20, X21, X22, and X23.

```
SUB X9,X22,X23 // X9 = i - j

CBNZ X9,Else // go to Else if X9 is not equal to zero

ADD X19,X20,X21 // f = g + h

B Exit // go to exit

Else: SUB X19,X20,x21 // f = g - h

Exit:
```

# if-else Statement (alternate way)

Convert the following C++ code to LEGv8 Assembly code. Assume the variables f, g, h, i, and j correspond to five registers X19, X20, X21, X22, and X23.

## While loop

Convert the following C++ code to LEGv8 Assembly code. Assume the variables i and k correspond to registers X22 and X24.

```
while (i==k)
{
    i=i+1;
}
```

Convert the following C++ code to LEGv8 Assembly code. Assume the variables i and k correspond to registers X22 and X24. The base address of the array save is in X25.

```
while (save[i]) == k)
{
    i = i + 1;
}
```

## for Loop

Convert the following C++ code to LEGv8 Assembly code. Assume the variable a is in X22 and base address of array b is in X23.

```
for(i=0,i<a,i++)
{
    b[i] = a + i;
}</pre>
```

```
ADDI X9, XZR, #0
                                     // Assuming i is in temp register X9
                                     // Check for i < a
Loop: CMP X9, X22
      B.GE Exit
                                     // If false exit else continue
      ADD X10, X22, X9
                                     // Compute a + i
      LSL X11, X9, #3
                                     // Multiply i*8 for 64-bits
      ADD X11, X23, X11
                                     // Compute address for b[i]
      STUR X10, [X11, #0]
                                    // Store the a + i in b[i]
      ADDI X9, X9, #1
                                    // i++
      B Loop
                                     // Loop back
Exit:
```

Write a C++ program to add two given integer numbers using user defined function.

```
#include <iostream>
using namespace std;
int add (int x, int y); // function declaration
int main() // main code
  int a=5, b=4, c;
  c = add(a, b); // function call
  cout<<"Result:"<<c;
  return 0;
int add (int x, int y) // function definition
  return (x + y);
}
```

### Output Terminal

Result:9

Write a LEGv8 assembly code to add two given integer numbers using procedure (function). Assume that the integer numbers are stored in register X19 and X20, respectively. Store the result on register X21. Also, assume all values are 64-bits. . cin and cout function are not required to be converted into assembly. Comment your assembly code.

# **CONTINUE**

Note: The figures, text etc included in slides are borrowed from books, other sources for academic purpose only. The author does not claim any originality.

#### Source:

1.Computer Organization and Design (ARM Edition) by David A. Patterson